## **ZD24C256A**

# I<sup>2</sup>C-Compatible (2-wire) Serial EEPROM 256-Kbit (32,768 x 8) DATASHEET

#### **Features**

Low Voltage Operation

 $V_{CC} = 1.7V \text{ to } 5.5V$ 

- Internally Organized as 32,768 x 8 (256Kb)
- Additional Write lockable page
- I<sup>2</sup>C-compatible (2-wire) Serial Interface 400kHz Fast Mode, 1.7V to 5.5V
   1MHz Fast Mode Plus (FM+), 2.5V to 5.5V
- Schmitt Trigger Filtered Inputs for Noise Suppression
- Bidirectional Data Transfer Protocol
- Write Protect Pin for Full Array Hardware Data Protection
- Ultra Low Active Current (300µA max) and Standby Current (0.5µA Max)
- 64-byte Page Write Mode Partial Page Writes Allowed
- Random and Sequential Read Modes
- Self-timed Write Cycle Within 5ms Max
- High Reliability

Endurance: 1,000,000 Write Cycles

Data Retention: 100 Years

- Green Package Options (Lead-free/Halide-free/RoHS Compliant)
   8-lead SOIC, 8-lead TSSOP, 8-pad UDFN, 8-lead PDIP, 5-lead SOT23
- Die Sale Options: Wafer Form and Tape and Reel Available
- Identification Page Options(Contact our sales for details)

#### **Description**

The ZD24C256A provides 262,144 bits of Serial Electrically Erasable and Programmable Read-Only Memory (EEPROM) organized as 32,768 words of 8 bits each. The device offers an additional page, named the Identification Page (64 bytes). The Identification Page can be used to store sensitive application parameters which can be (later) permanently locked in Read-only mode. The device's cascadable feature allows more devices to share a common 2-wire bus. This device is optimized for use in many industrial and commercial applications where low-power and low voltage operation are essential. The device is available in space-saving 8-lead SOIC, 8-lead TSSOP, 8-pad UDFN, 8-lead PDIP<sup>(1)</sup>, 5-lead SOT23, and 8-ball UDFN packages. The entire family of packages operates from 1.7V to 5.5V. Note: 1.Contact Sales for the availability of this package.

## 1. Pin Descriptions and Pinouts

**Table 1-1.Pin Descriptions** 

| Pin<br>Number | Pin<br>Symbol | Pin Name and Functional Description                                                                                                                                                                                                                                                                                                                                                                                         | Asserted<br>State | Pin<br>Type      |
|---------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|
| 1, 2, 3       | A0, A1, A2    | <b>Device Address Input:</b> The A <sub>0</sub> , A <sub>1</sub> , and A <sub>2</sub> pin is used to select the hardware device address and correspond to the fifth bit of the I <sub>2</sub> C seven bit slave address. This pin can be directly connected to Vcc or GND, allowing up to two devices on the same bus.                                                                                                      | _                 | Input            |
| 4             | GND           | <b>Ground:</b> The ground reference for the power supply. GND should be connected to the system ground.                                                                                                                                                                                                                                                                                                                     | _                 | Power            |
| 5             | SDA           | Serial Data: The SDA pin is an open-drain bidirectional input/output pin used to serially transfer data to and from the device. The SDA pin must be pulled-high using an external pull-up resistor (not to exceed $10K\Omega$ in value) and may be wire-ORed with any number of other open-drain or open-collector pins from other devices on the same bus.                                                                 | _                 | Input/<br>Output |
| 6             | SCL           | Serial Clock: The SCL pin is used to provide a clock to the device and to control the flow of data to and from the device. Command and input data present on the SDA pin is always latched in on the rising edge of SCL, while output data on the SDA pin is clocked out on the falling edge of SCL.  The SCL pin must either be forced high when the serial bus is idle or pulled-high using an external pull-up resistor. | _                 | Input            |
| 7             | WP            | Write Protect: Connecting the WP pin to GND will ensure normal write operations. When the WP pin is connected to V <sub>CC</sub> , all write operations to the memory are inhibited.  Refer to Note 1 for behavior of the pin when not connected.                                                                                                                                                                           | High              | Input            |
| 8             | Vcc           | <b>Device Power Supply:</b> The $V_{CC}$ pin is used to supply the source voltage to the device. Operations at invalid $V_{CC}$ voltages may produce spurious results and should not be attempted.                                                                                                                                                                                                                          | _                 | Power            |

Note:1. If the WP pin is not driven, it is internally pulled down to GND. In order to operate in a wide variety of application environments, the pull-down mechanism is intentionally designed to be somewhat strong. Once these pins are biased above the CMOS input buffer's trip point ( $\sim$ 0.5 x V<sub>CC</sub>), the pull-down mechanism disengages. Zetta recommends connecting these pins to a known state whenever possible.



## 2. Device Block Diagram and System Configuration



Figure 2-2. System Configuration Using 2-Wire Serial EEPROMs



## 3. Device Operation and Communication

The ZD24C256A operates as a slave device and utilizes a simple I<sup>2</sup>C-compatible 2-wire digital serial interface to communicate with a host controller, commonly referred to as the bus Master. The Master initiates and controls all read and write operations to the slave devices on the serial bus, and both the Master and the slave devices can transmit and receive data on the bus.

The serial interface is comprised of just two signal lines: Serial Clock (SCL) and Serial Data (SDA). The SCL pin is used to receive the clock signal from the Master, while the bidirectional SDA pin is used to receive command and data information from the Master, as well as, to send data back to the Master. Data is always latched into the ZD24C256A on the rising edge of SCL and always output from the device on the falling edge of SCL. Both the SCL and SDA pin incorporate integrated spike suppression filters and Schmitt Triggers to minimize the effects of input spikes and bus noise.

All command and data information is transferred with the Most-Significant Bit (MSB) first. During bus communication, one data bit is transmitted every clock cycle, and after eight bits (one byte) of data have been transferred, the receiving device must respond with either an Acknowledge (ACK) or a No-Acknowledge (NACK) response bit during a ninth clock cycle (ACK/NACK clock cycle) generated by the Master. Therefore, nine clock cycles are required for every one byte of data transferred. There are no unused clock cycles during any read or write operation, so there must not be any interruptions or breaks in the data stream during each data byte transfer and ACK or NACK clock cycle.

During data transfers, data on the SDA pin must only change while SCL is low, and the data must remain stable while SCL is high. If data on the SDA pin changes while SCL is high, then either a Start or a Stop condition will occur. Start and Stop conditions are used to initiate and end all serial bus communication between the Master and the slave devices. The number of data bytes transferred between a Start and a Stop condition is not limited and is determined by the Master. In order for the serial bus to be idle, both the SCL and SDA pins must be in the logic-high state at the same time.

#### 3.1 Clock and Data Transition Requirements

The SDA pin is an open drain terminal and therefore must be pulled high with an external pull-up resistor. Data on the SDA pin may change only during SCL low time periods. Data changes during SCL high periods will indicate a Start or Stop condition as defined below.

#### 3.2 Start and Stop Conditions

#### 3.2.1 Start Condition

A Start condition occurs when there is a high-to-low transition on the SDA pin while the SCL pin is at a stable Logic 1 state and will bring the device out of standby mode. The Master uses a Start condition to initiate any data transfer sequence, therefore every command must begin with a Start condition. The device will continuously monitor the SDA and SCL pins for a Start condition but will not respond unless one is detected. Please refer to Figure 3-1 for more details.

#### 3.2.2 Stop Condition

A Stop condition occurs when there is a low-to-high transition on the SDA pin while the SCL pin is stable in the Logic 1 state. The Master can use the Stop condition to end a data transfer sequence with the ZD24C256A which will subsequently return to standby mode. The Master can also utilize a repeated Start condition instead of a Stop condition to end the current data transfer if the Master will perform another operation. Please refer to Figure 3-1 for more details.

#### 3.3 Acknowledge and No-Acknowledge

After every byte of data is received, the receiving device must confirm to the Master that it has successfully received the data byte by responding with what is known as an acknowledge (ACK). An ACK is accomplished by the transmitting device first releasing the SDA line at the falling edge of the eighth clock cycle followed by the receiving device responding with a Logic 0 during the entire high period of the ninth clock cycle.

When the ZD24C256A is transmitting data to the Master, the Master can indicate that it is done receiving data and wants to end the operation by sending a Logic 1 response to the ZD24C256A instead of an ACK response during the ninth clock cycle. This is known as a no-acknowledge (NACK) and is accomplished by the Master sending a Logic 1 during the ninth clock cycle, at which point the ZD24C256A will release the SDA line so the Master can then generate a Stop condition.

The transmitting device, which can be the bus Master or the Serial EEPROM, must release the SDA line at the falling edge of the eighth clock cycle to allow the receiving device to drive the SDA line to a Logic 0 to ACK the previous 8-bit word. The receiving device must release the SDA line at the end of the ninth clock cycle to allow the transmitter to continue sending new data. A timing diagram has been provided in Figure 3-1 to better illustrate these requirements.



Figure 3-1. Start Condition, Data Transitions, Stop Condition and Acknowledge

#### 3.4 Standby Mode

The ZD24C256A features a low-power standby mode which is enabled when any one of the following occurs:

- A valid power-up sequence is performed (see Section 8.5, "Pin Capacitance").
- A Stop condition is received by the device unless it initiates an internal write cycle (see Section 5., "Write Operations").
- At the completion of an internal write cycle (see Section 5.).
- An unsuccessful match of the device type identifier or hardware address in the Device Address byte occurs (see Section 4.1, "Device Addressing").
- The bus Master does not ACK the receipt of data read out from the device; instead it sends a NACK response. (see Section 6., "Read Operations").

#### 3.5 Software Reset

After an interruption in protocol, power loss, or system reset, any 2-wire part can be protocol reset by following these steps:

- 1. Create a Start condition (if possible).
- 2. Clock nine cycles.
- Create another Start condition followed by a Stop condition as seen in Figure 3-2.

The device should be ready for the next communication after above steps have been completed. In the event that the device is still non-responsive or remains active on the SDA bus, a power cycle must be used to reset the device (see Section 8.6.1, "Device Reset").



Figure 3-2. Software Reset

## 4. Memory Organization

The ZD24C256A is internally organized as 512 pages of 64 bytes each.

#### 4.1 Device Addressing

Accessing the device requires an 8-bit Device Address word following a Start condition to enable the device for a read or write operation. Since multiple slave devices can reside on the serial bus each slave device must have its own unique address so the Master can access each device independently.

The most significant four bits of the Device Address word is referred to as the device type identifier. The device type identifier is required in bits seven through four of the Device Address byte (Table 4-1).

Following the 4-bit device type identifier are the hardware slave address bits,  $A_0$ ,  $A_1$ , and  $A_2$ . These bits can be used to expand the address space by allowing up to eight 64-Kbit Serial EEPROM devices on the same bus.

The eighth bit (bit 0) of the Device Address byte is the read/write operation select bit. A read operation is initiated if this bit is high and a write operation is initiated if this bit is low.

Upon the successful comparison of the Device Address byte, the ZD24C256A will return an ACK. If a valid comparison is not made, the device will NACK and return to a standby state.

**Table 4-1.Device Address Byte** 

|                                                     | Device Type Identifier |       |       |       | Hardware Slave Address Bits |       |       | Read/<br>Write |
|-----------------------------------------------------|------------------------|-------|-------|-------|-----------------------------|-------|-------|----------------|
| Package                                             | Bit 7                  | Bit 6 | Bit 5 | Bit 4 | Bit 3                       | Bit 2 | Bit 1 | Bit 0          |
| Device select code when addressing the memory array | 1                      | 0     | 1     | 0     | A2                          | A1    | A0    | R/W            |

For all operations (except the Current Address Read), a two 8-bit Word Address byte must be transmitted to the device immediately following the Device Address byte. The Word Address bytes consist of the 15-bit memory array word address, and is used to specify which byte location in the EEPROM to start reading or writing.

The first Word Address byte contains the five most significant bits of the word address (A14 through A8) in bit positions four through zero, as seen in Table 4-2. The remainder of the first Word Address byte are don't care bits and (in bit positions seven through five) as they all outside of the addressable 256-Kbit range. Upon completion of the first Word Address byte, the ZD24C256A will return an ACK.

Table 4-2.First Word Address Byte

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| X     | A14   | A13   | A12   | A11   | A10   | A9    | A8    |

Note:

Bit 7 is don't care values as they fall outside the addressable 256-Kbit range.

Next, the second Word Address byte is sent to the device which provides the remaining eight bits of the word address (A7 though A0). Upon completion of the second Word Address byte, the ZD24C256A will return an ACK. Please consult Table 4-3 to review these bit positions.

**Table 4-3.Second Word Address Byte** 

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| A7    | A6    | A5    | A4    | A3    | A2    | A1    | A0    |

## 5. Write Operations

All write operations for the ZD24C256A begin with the Master sending a Start condition, followed by a Device Address byte with the R/W bit set to `0', and then by the Word Address byte. The data value(s) to be written to the device immediately follow the Word Address byte.

### 5.1 Byte Write

The ZD24C256A supports the writing of single 8-bit bytes. Selecting a data word in the ZD24C256A requires a 15bit word address.

Upon receipt of the proper Device Address and Word Address bytes, the EEPROM will send an Acknowledge.

The device will then be ready to receive the first 8-bit data word. Following receipt of the 8-bit data word, the EEPROM will respond with an Acknowledge. The addressing device, such as a bus Master, must then terminate the Write operation with a Stop condition. At that time the EEPROM will enter an internally self-timed write cycle, which will be completed within twR, while the data word is being programmed into the nonvolatile EEPROM. All inputs are disabled during this write cycle, and the EEPROM will not respond until the Write is complete.

Figure 5-1. Byte Write Device Address Byte 0 X X<u>A14</u>X<u>A13</u>X<u>A12</u>XA11X A10X A9 X A8) SDA MSB Start Condition AĊK ACK by Master from Slave from Slave Second Word Address Byte Data Word ) D5 0 D7)(D6) Stop Condition ACK ACK from Slave by Master from Slave

#### 5.2 Page Write

A Page Write operation allows up to 64 bytes to be written in the same write cycle, provided all bytes are in the same row of the memory array (where address bits A14 through A6 are the same). Partial Page Writes of less than 64 bytes are also allowed.

A Page Write is initiated the same way as a Byte Write, but the bus Master does not send a Stop condition after the first data word is clocked in. Instead, after the EEPROM acknowledges receipt of the first data word, the bus Master can transmit up to thirty one additional data words. The EEPROM will respond with an ACK after each data word is received. Once all data to be written has been sent to the device, the bus Master must issue a Stop condition (Figure 5-2) at which time the internally self-timed write cycle will begin.

The lower five bits of the word address are internally incremented following the receipt of each data word. The higher order address bits are not incremented and retain the memory page row location. Page Write operations are limited to writing bytes within a single physical page, regardless of the number of bytes actually being written. When the incremented word address reaches the page boundary, the address counter will "roll over" to the beginning of the same page. Nevertheless, creating a roll over event should be avoided as previously loaded data in the page could become unintentionally altered.





#### 5.3 Acknowledge Polling

An Acknowledge Polling routine can be implemented to optimize time sensitive applications that would prefer not to wait the fixed maximum write cycle time ( $t_{WR}$ ). This method allows the application to know immediately when the Serial EEPROM write cycle has completed, so a subsequent operation can be started.

Once the internally self-timed write cycle has started, an Acknowledge Polling routine can be initiated. This involves repeatedly sending a Start condition followed by a valid Device Address byte with the R/W bit set at Logic 0. The device will not respond with an ACK while the write cycle is ongoing. Once the internal write cycle has completed, the EEPROM will respond with an ACK, allowing a new Read or Write operation to be immediately initiated. A flow chart has been included below in Figure 5-3 to better illustrate this technique.



Figure 5-3. Acknowledge Polling Flow Chart

#### 5.4 Write Cycle Timing

The length of the self-timed write cycle, or  $t_{WR}$ , is defined as the amount of time from the Stop condition that begins the internal Write operation, to the Start condition of the first Device Address byte sent to the ZD24C256A that it subsequently responds to with an ACK. Figure 5-4 has been included to show this measurement. During the internally self-timed write cycle, any attempts to read from or write to the memory array will not be processed.



#### 5.5 Write Protection

The ZD24C256A utilizes a hardware data protection scheme that allows the user to write protect the entire memory contents when the WP pin is at  $V_{CC}$  (or a valid  $V_{H}$ ). No write protection will be set if the WP pin is at GND or left floating.

Table 5-1.ZD24C256A Write Protect Behavior

| WP Pin Voltage | Part of the Array Protected         |
|----------------|-------------------------------------|
| Vcc            | Full Array                          |
| GND            | None — Write Protection Not Enabled |

The status of the WP pin is sampled at the Stop condition for every Byte Write or Page Write command prior to the start of an internally self-timed Write operation. Changing the WP pin state after the Stop condition has been sent will not alter or interrupt the execution of the write cycle. The WP pin state must be valid with respect to the associated setup (tsu.wp) and hold (thd.wp) timing as shown in the Figure 5-5 below. The WP setup time is the amount of time that the WP state must be stable before the Stop condition is issued. The WP hold time is the amount of time after the Stop condition that the WP state must remain stable.

If an attempt is made to write to the device while the WP pin has been asserted, the device will acknowledge the Device Address, Word Address, and Data bytes but no write cycle will occur when the Stop condition is issued, and the device will immediately be ready to accept a new Read or Write command.

Figure 5-5. Write Protect Setup and Hold Timing



## 6. Read Operations

Read operations are initiated the same way as Write operations with the exception that the Read/Write Select bit in the Device Address word must be a Logic 1. There are three Read operations:

- Current Address
   Read
- Random Address
   Read
- Sequential Read

#### 6.1 Current Address Read

The internal data word address counter maintains the last address accessed during the last read or write operation, incremented by one. This address stays valid between operations as long as the  $V_{CC}$  is maintained to the part. The address "roll over" during read is from the last byte of the last page to the first byte of the first page of the memory.

A Current Address Read operation will output data according to the location of the internal data word address counter. This is initiated with a Start condition, followed by a valid Device Address byte with the R/W bit set to Logic 1. The device will ACK this sequence and the current address data word is serially clocked out on the SDA line. All types of Read operations will be terminated if the bus Master does not respond with an ACK (it NACKs) during the ninth clock cycle, which will force the device into standby mode. After the NACK response, the Master may send a Stop condition to complete the protocol, or it can send a Start condition to begin the next sequence.



6.2 Random Read

A Random Read begins in the same way as a Byte Write operation does to load in a new data word address. This is known as a "dummy write" sequence; however, the Data Byte and Stop condition of the Byte Write must be omitted to prevent the part from entering an internal write cycle. Once the Device Address and Word Address bytes are clocked in and acknowledged by the EEPROM, the bus Master must generate another Start condition. The bus Master now initiates a Current Address Read by sending a Start condition, followed by a valid Device Address byte with the R/W bit set to Logic 1. The EEPROM will ACK the Device Address and serially clock out the data word on the SDA line. All types of Read operations will be terminated if the bus Master does not respond with an ACK (it NACKs) during the ninth clock cycle, which will force the device into standby mode. After the NACK response, the Master may send a Stop condition to complete the protocol, or it can send a Start condition to begin the next sequence.



#### 6.3 Sequential Read

Sequential Reads are initiated by either a Current Address Read or a Random Read. After the bus Master receives a data word, it responds with an acknowledge. As long as the EEPROM receives an ACK, it will continue to increment the word address and serially clock out sequential data words. When the maximum memory address is reached, the data word address will "roll over" and the sequential read will continue from the beginning of the memory array. All types of Read operations will be terminated if the bus Master does not respond with an ACK (it NACKs) during the ninth clock cycle, which will force the device into standby mode. After the NACK response, the Master may send a Stop condition to complete the protocol, or it can send a Start condition to begin the next sequence.



#### 7. Device Default Condition from Zetta Device

The ZD24C256A is delivered with the EEPROM array set to Logic 1, resulting in FFh data in all locations.

## 8. Electrical Specifications

#### 8.1 Absolute Maximum Ratings

| Temperature under Bias55°C to +125°C                                    |
|-------------------------------------------------------------------------|
| Storage Temperature65°C to +150°C                                       |
| Supply Voltage with respect to ground0.5V to +5.50V                     |
| Voltage on any pin with respect to ground0.6V to V <sub>CC</sub> + 0.5V |
| DC Output Current 5.0mA                                                 |

Functional operation at the "Absolute Maximum Ratings" or any other conditions beyond those indicated in Section 8.2 "DC and AC Operating Range" is not implied or guaranteed. Stresses beyond those listed under "Absolute Maximum Ratings" and/or exposure to the "Absolute Maximum Ratings" for extended periods may affect device reliability and cause permanent damage to the device.

The voltage extremes referenced in the "Absolute Maximum Ratings" are intended to accommodate short duration undershoot/overshoot pulses that the device may be subjected to during the course of normal operation and does not imply or guarantee functional device operation at these levels for any extended period of time.

#### 8.2 DC and AC Operating Range

Table 8-1.DC and AC Operating Range

|                              |                              | ZD24C256A      |
|------------------------------|------------------------------|----------------|
| Operating Temperature (Case) | Industrial Temperature Range | -40°C to +85°C |
| Vcc Power Supply             | Low Voltage Grade            | 1.7V to 5.5V   |

#### 8.3 DC Characteristics

#### **Table 8-2.DC Characteristics**

Parameters are applicable over the operating range in specified Section 8.2, unless otherwise noted.

| Symbol          | Parameter                       | Test Condition         | ns                       | Min       | Typical <sup>(1)</sup> | Max                   | Units |
|-----------------|---------------------------------|------------------------|--------------------------|-----------|------------------------|-----------------------|-------|
| Vcc             | Supply Voltage                  |                        |                          | 1.7       |                        | 5.5                   | V     |
|                 | Complex Compant Dand            | Vcc = 1.8V(2)          | Read at 400kHz           |           | 0.08                   | 0.3                   | mA    |
| Icc1            | Supply Current, Read            | V <sub>CC</sub> = 5.5V | Read at 1MHz             |           | 0.15                   | 0.5                   | mA    |
| Icc2            | Supply Current, Write           | V <sub>CC</sub> = 5.5V | Write at 1MHz            |           | 0.20                   | 1.0                   | mA    |
|                 |                                 | Vcc = 1.8V(2)          |                          |           | 0.2                    | 1                     | μA    |
| IsB             | Standby Current                 | V <sub>CC</sub> = 5.5V | Vin = Vcc or Vss         |           | 0.5                    | 1                     | μА    |
| lu              | Input Leakage Current           | VIN = Vcc or Vs        | SS                       |           | 0.10                   | 3.0                   | μA    |
| ILO             | Output Leakage Current          | Vout = Vcc or V        | Vss                      |           | 0.05                   | 3.0                   | μA    |
| V <sub>IL</sub> | Input Low Level <sup>(2)</sup>  |                        |                          | -0.6      |                        | V <sub>CC</sub> x 0.3 | V     |
| VIH             | Input High Level <sup>(2)</sup> |                        |                          | Vcc x 0.7 |                        | Vcc + 0.5             | V     |
| Vol1            | Output Low Level                | V <sub>CC</sub> = 1.8V | I <sub>OL</sub> = 0.15mA |           |                        | 0.2                   | V     |
| Vol2            | Output Low Level                | V <sub>CC</sub> = 5.5V | I <sub>OL</sub> = 2.1mA  |           |                        | 0.4                   | V     |

Notes: 1. Typical values characterized at T<sub>A</sub> = +25°C unless otherwise noted.

<sup>2.</sup> This parameter is characterized but is not 100% tested in production.

## 8.4 AC Characteristics

Table 8-3. AC Characteristics

Parameters are applicable over operating range in Section 8.2 unless otherwise noted. Test conditions shown in Note 2.

|                | amotore are approache ever operating range in escale    |       | Standard Mode |                                | Fast Mode |                                | ode Plus |       |
|----------------|---------------------------------------------------------|-------|---------------|--------------------------------|-----------|--------------------------------|----------|-------|
|                |                                                         |       | V to          | V <sub>cc</sub> = 1.7V to 5.5V |           | V <sub>CC</sub> = 2.5V to 5.5V |          |       |
| Symbol         | Parameter                                               | Min   | Max           | Min                            | Max       | Min                            | Max      | Units |
| fscL           | Clock Frequency, SCL                                    |       | 100           |                                | 400       |                                | 1000     | kHz   |
| tLOW           | Clock Pulse Width Low                                   | 4,700 |               | 1300                           |           | 500                            |          | ns    |
| thigh          | Clock Pulse Width High                                  | 4,000 |               | 600                            |           | 400                            |          | ns    |
| tı             | Input Filter Spike Suppression (SCL,SDA) <sup>(1)</sup> |       | 100           |                                | 100       |                                | 100      | ns    |
| taa            | Clock Low to Data Out Valid                             |       | 4,500         |                                | 900       |                                | 450      | ns    |
| tbur           | Bus Free Time between Stop and Start <sup>(1)</sup>     | 4,700 |               | 1300                           |           | 500                            |          | ns    |
| thd.sta        | Start Condition Hold Time                               | 4,000 |               | 600                            |           | 250                            |          | ns    |
| tsu.sta        | Start Condition Set-up Time                             | 4,700 |               | 600                            |           | 250                            |          | ns    |
| thd.dat        | Data In Hold Time                                       | 0     |               | 0                              |           | 0                              |          | ns    |
| tsu.dat        | Data In Set-up Time                                     | 200   |               | 100                            |           | 100                            |          | ns    |
| tr             | Inputs Rise Time <sup>(1)</sup>                         |       | 1,000         |                                | 300       |                                | 100      | ns    |
| t <sub>F</sub> | Inputs Fall Time <sup>(1)</sup>                         |       | 300           |                                | 300       |                                | 100      | ns    |
| tsu.sto        | Stop Condition Set-up Time                              | 4,700 |               | 600                            |           | 250                            |          | ns    |
| tsu.wp         | Write Protect Setup Time                                | 4,000 |               | 600                            |           | 100                            |          | ns    |
| thd.wp         | Write Protect Hold Time                                 | 4,000 |               | 600                            |           | 400                            |          | ns    |
| tон            | Data Out Hold Time                                      | 100   |               | 50                             |           | 50                             |          | ns    |
| twr            | Write Cycle Time                                        |       | 3             |                                | 3         |                                | 3        | ms    |

Notes: 1. These parameters are determined through product characterization and are not 100% tested in production.

- 2. AC measurement conditions:
  - C<sub>L</sub>: 100pF
  - RPUP (SDA bus line pull-up resistor to  $V_{CC}$ ): 1.3k $\Omega$ (1000kHz), 4k $\Omega$  (400kHz), 10k $\Omega$  (100kHz)
  - Input pulse voltages: 0.3 x Vcc to 0.7 x Vcc
  - Input rise and fall times: ≤ 50ns
  - Input and output timing reference voltages: 0.5 x V<sub>CC</sub>



#### 8.5 Pin Capacitance

Table 8-4.Pin Capacitance<sup>(1)</sup>

Applicable over recommended operating range from  $T_A$  = 25°C, f = 1.0MHz,  $V_{CC}$  = 3.0V

| Sy | ymbol | Test Condition                                                             | Max | Units | Conditions            |
|----|-------|----------------------------------------------------------------------------|-----|-------|-----------------------|
| Cı | 1/0   | Input/Output Capacitance (SDA)                                             | 8   | pF    | V <sub>I/O</sub> = 0V |
| Cı | IN    | Input Capacitance (A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> , SCL) | 6   | pF    | V <sub>IN</sub> = 0V  |

Note: 1. This parameter is characterized but is not 100% tested in production.

#### 8.6 Power-Up Requirements and Reset Behavior

During a power-up sequence, the  $V_{CC}$  supplied to the ZD24C256A should monotonically rise from GND to the minimum  $V_{CC}$  level as specified in Section 8.2, "DC and AC Operating Range" with a slew rate no greater than  $1V/\mu s$ .

#### 8.6.1 Device Reset

To prevent inadvertent write operations or other spurious events from happening during a power-up sequence, the ZD24C256A includes a power-on-reset (POR) circuit. Upon power-up, the device will not respond to any commands until the  $V_{CC}$  level crosses the internal voltage threshold ( $V_{POR}$ ) that brings the device out of reset and into standby mode.

The system designer must ensure that instructions are not sent to the device until the  $V_{CC}$  supply has reached a stable value greater than or equal to the minimum  $V_{CC}$  level. Additionally, once the  $V_{CC}$  is greater than or

equal to the minimum  $V_{CC}$  level, the bus Master must wait at least  $t_{PUP}$  before sending the first command to the device. See Table 8-5 for the values associated with these power-up parameters.

Table 8-5.Power-up Conditions(1)

| Symbol | Parameter                                                                            | Min | Max | Units |
|--------|--------------------------------------------------------------------------------------|-----|-----|-------|
| tpup   | Time required after V <sub>CC</sub> is stable before the device can accept commands. | 100 |     | μs    |
| VPOR   | Power-On Reset Threshold Voltage                                                     |     | 1.5 | V     |
| tpoff  | Minimum time at $V_{CC}$ = 0V between power cycles.                                  | 1   |     | ms    |

Note: 1. These parameters are characterized but they are not 100% tested in production.

If an event occurs in the system where the  $V_{\text{CC}}$  level supplied to the ZD24C256A drops below the maximum  $V_{\text{POR}}$  level specified, it is recommended that a full power cycle sequence be performed by first driving the  $V_{\text{CC}}$  pin to GND, waiting at least the minimum  $t_{\text{POFF}}$  time, and then performing a new power-up sequence in compliance with the requirements defined in this section.

#### 8.7 EEPROM Cell Performance Characteristics

**Table 8-6.EEPROM Cell Performance Characteristics** 

| Operation                      | Test Condition                                                                                                 | Min       | Max | Units        |
|--------------------------------|----------------------------------------------------------------------------------------------------------------|-----------|-----|--------------|
| Write Endurance <sup>(1)</sup> | T <sub>A</sub> = 25°C, V <sub>CC</sub> (min)< V <sub>CC</sub> < V <sub>CC</sub> (max)  Byte or Page Write Mode | 1,000,000 | _   | Write Cycles |
| Data Retention <sup>(2)</sup>  | T <sub>A</sub> = 55°C, V <sub>CC</sub> (min)< V <sub>CC</sub> < V <sub>CC</sub> (max)                          | 100       | _   | Years        |

Notes: 1. Write endurance performance is determined through characterization and the qualification process.

2. The data retention capability is determined through qualification and is checked on each device in production.

## 9. Ordering Information



**ZD24C256A** Zetta

#### **Packaging Information** 10.

#### 8-lead JEDEC SOIC 10.1



**TOP VIEW** 



**END VIEW** 



Notes: This drawing is for general information only. Refer to JEDEC Drawing MS-012, Variation AA for proper dimensions, tolerances, datums, etc.

SIDE VIEW

(Unit of Measure = mm) SYMBOL MIN NOM MAX NOTE 1.35 1.75 Α A1 0.10 0.25 b 0.31 0.51 С 0.17 0.25 D 4.80 5.05 E1 3.81 3.99 5.79 6.20 Ε 1.27 BSC е 0.40 1.27 Ø 0° 8°

COMMON DIMENSIONS

#### 10.2 8-lead TSSOP





Side View

- Notes: 1. This drawing is for general information only.

  Refer to JEDEC Drawing Mo-153, Variation AA, for proper
  - dimensions, tolerances, datums, etc.

    2. Dimension D does not include mold Flash, protrusions or gate burrs. Mold Flash, protrusions and gate burrs shall not exceed 0.15mm (0.006in) per side.
  - Dimension E1 does not include inter-lead Flash or protrusions. Inter-lead Flash and protrusions shall not exceed 0.25mm (0.010in) per side.
  - Dimension b does not include Dambar protrusion.
     Allowable Dambar protrusion shall be 0.08mm total in excess
    of the b dimension at maximum material condition. Dambar
    cannot be located on the lower radius of the foot. Minimum
    space between protrusion and adjacent lead is 0.07mm.
  - 5. Dimension D and E1 to be determined at Datum Plane H.



COMMON DIMENSIONS (Unit of Measure = mm)

| SYMBOL | MIN      | NOM  | MAX  | NOTE |
|--------|----------|------|------|------|
| Α      | -        | -    | 1.20 |      |
| A1     | 0.05     | -    | 0.15 |      |
| A2     | 0.80     | 1.00 | 1.05 |      |
| D      | 2.90     | 3.00 | 3.10 | 2, 5 |
| E      | 6.40 BSC |      |      |      |
| E1     | 4.30     | 4.40 | 4.50 | 3, 5 |
| b      | 0.19     | 0.25 | 0.30 | 4    |
| е      | 0.65 BSC |      |      |      |
| L      | 0.45     | 0.60 | 0.75 |      |
| L1     | 1.00 REF |      |      |      |
| С      | 0.09     | _    | 0.20 |      |

## 10.3 8-pad UDFN



TOP VIEW



BOTTOM VIEW

Notes:

- This drawing is for general information only. Refer to Drawing MO-229, for proper dimensions, tolerances, datums, etc.
- The Pin #1 ID is a laser-marked feature on Top View.
- Dimensions b applies to metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip. If the terminal has the optional radius on the other end of the terminal, the dimension should not be measured in that radius area.
- The Pin #1 ID on the Bottom View is an orientation feature on the thermal pad.



COMMON DIMENSIONS (Unit of Measure = mm)

| SYMBOL | MIN      | NOM  | MAX  | NOTE |
|--------|----------|------|------|------|
| Α      | 0.50     | 0.55 | 0.60 |      |
| A1     | 0.0      | 0.02 | 0.05 |      |
| A2     | -        | -    | 0.55 |      |
| D      | 1.90     | 2.00 | 2.10 |      |
| D2     | 1.40     | 1.50 | 1.60 |      |
| E      | 2.90     | 3.00 | 3.10 |      |
| E2     | 1.20     | 1.30 | 1.40 |      |
| b      | 0.18     | 0.25 | 0.30 | 3    |
| С      | 1.52 REF |      |      |      |
| L      | 0.30     | 0.35 | 0.40 |      |
| е      | 0.50 BSC |      |      |      |
| K      | 0.20     | -    | -    |      |

#### 10.4 5-lead SOT23



- Dimension D does not include mold flash, protrusions or gate burns. Mold flash, protrusions or gate burns shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.15 mm per side.
- exceed 0.15 mm per side.

  2. The package top may be smaller than the package bottom. Dimensions D and E1 are determined at the outermost extremes of the plastic body exclusive of mold flash, tie bar burns, gate burns and interlead flash, but including any mismatch between the top and bottom of the plastic body.
- These dimensions apply to the flat section of the lead between 0.08 mm and 0.15 mm from the lead tip.
- 4. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08 mm total in excess of the "b" dimension at maximum material condition. The dambar cannot be located on the lower radius of the foot. Minimum space between protrusion and an adjacent lead shall not be less than 0.07 mm.

This drawing is for general information only. Refer to JEDEC Drawing MO-193, Variation AB for additional information.

| SYMBOL | MIN      | NOM  | MAX  | NOTE |
|--------|----------|------|------|------|
| Α      |          | -    | 1.00 |      |
| A1     | 0.00     | -    | 0.10 |      |
| A2     | 0.70     | 0.90 | 1.00 |      |
| С      | 0.08     | -    | 0.20 | 3    |
| D      | 2.90 BSC |      |      | 1,2  |
| E      | 2.80 BSC |      |      | 1,2  |
| E1     | 1.60 BSC |      |      | 1,2  |
| L1     | 0.60 REF |      |      |      |
| е      | 0.95 BSC |      |      |      |
| e1     | 1.90 BSC |      |      |      |
| b      | 0.30     | -    | 0.50 | 3,4  |

#### 10.5 8-ball VFBGA



TOP VIEW



SIDE VIEW



BOTTOM VIEW 8 SOLDER BALLS

#### Notes:

- 1. This drawing is for general information only.
- 2. Dimension 'b' is measured at maximum solder ball diameter.
- 3. Solder ball composition shall be 95.5Sn-4.0Ag-.5Cu.

COMMON DIMENSIONS (Unit of Measure - mm) SYMBOL NOM 0.79 0.85 0.73 A1 0.09 0.14 0.19 A2 0.40 0.45 0.50 0.30 Ь 0.20 0.25 D 1.50 BSC Е 2.0 BSC 0.50 BSC 01 0.25 REF d 1.00 BSC

0.25 REF

d1

# 11. Revision History

| Doc. No. | Date    | Comments                  |
|----------|---------|---------------------------|
|          | 02/2017 | Initial document release. |